DocumentCode
136013
Title
Evaluation and analysis of an on-chip safety system architecture
Author
Hayek, Ali ; Borcsok, Josef
Author_Institution
Inst. for Comput. Archit. & Syst. Program., Univ. of Kassel, Kassel, Germany
fYear
2014
fDate
11-14 Feb. 2014
Firstpage
1
Lastpage
6
Abstract
Due to the continuing development of semiconductor structures, it can be allowed nowadays to integrate faster and more efficient systems into a very small area of silicon. In such system-on-chip, all individual components of a target control system can be integrated into a single silicon die at lowest level, which in turn contributes in saving the substantial space and reduces power consumption and production costs. With the consideration of the miniaturization of safety-related systems into system-on-chips, where usually complete redundant architectures along with memories and interfaces are integrated into small silicon structures, many advantages can be taken into account. These advantages extend to all levels of the development cycle. In the present paper, a concept for on-chip safety system architecture is presented briefly. Primarily, a qualitative evaluation and analysis of the presented architecture is explicitly focused and discussed. The evaluation and analysis is based on a comparison to a similar conventional discrete safety-related architecture.
Keywords
system-on-chip; SoC; on-chip safety system architecture; power consumption reduction; production cost reduction; qualitative analysis; qualitative evaluation; semiconductor structures; small silicon structures; system-on-chip; Actuators; Computer architecture; Monitoring; Reliability; Safety; Sensors; Service-oriented architecture; Reliability; Safety; Systems-on-Chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Multi-Conference on Systems, Signals & Devices (SSD), 2014 11th International
Conference_Location
Barcelona
Type
conf
DOI
10.1109/SSD.2014.6808904
Filename
6808904
Link To Document