Title :
A digital implementation of a frequency steered phase locked loop
Author :
Hill, Martin T. ; Cantoni, Antonio
Author_Institution :
Australian Telecommun. Res., Curtin Univ. of Technol., Perth, WA, Australia
fDate :
6/1/2000 12:00:00 AM
Abstract :
A digital implementation of a new technique that delivers an extremely accurate and stable phase locked loop system (PLL) is presented. The new technique uses competing phase and frequency loops to incorporate an accurate local reference frequency into the phase locked loop structure. Disturbances on the phase loop caused by the digital frequency loop are identified and a method to mitigate the disturbances is developed. The implementation is primarily designed for high-speed clock and data recovery and experimental results from a clock recovery system for nonreturn to zero data streams at 155.52 MHz are presented
Keywords :
digital phase locked loops; phase noise; synchronisation; data recovery; digital implementation; frequency steered phase locked loop; high-speed clock recovery; local reference frequency; nonreturn to zero data streams; phase locked loop structure; Australia; Circuits; Clocks; Filters; Frequency locked loops; Helium; Phase detection; Phase frequency detector; Phase locked loops; Voltage-controlled oscillators;
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on