DocumentCode :
1360857
Title :
The Olympus synthesis system
Author :
De Micheli, Giovanni ; Ku, David ; Mailhot, Frédéric ; Truong, Homas
Author_Institution :
Stanford Univ., CA, USA
Volume :
7
Issue :
5
fYear :
1990
Firstpage :
37
Lastpage :
53
Abstract :
A description is given of the Olympus synthesis system for digital design, a vertically integrated set of tools for multilevel synthesis, technology mapping, and simulation. The system includes behavioral, structural, and logic synthesis tools, and provides technology mapping and simulation. Since it is targeted for semicustom implementations, its output is in terms of gate netlists. Instead of supporting placement and routing tools, Olympus provides an interface to standard physical design tools. The system supports the synthesis of ASICs (application specific integrated circuits) from behavioral descriptions written in a hardware description language called HardwareC. Two internal models represent the hardware at different levels of abstraction and provide a way to pass design information among different tools. Olympus has been used to design three ASIC chips, and has been tested against benchmark circuits for high-level and logic synthesis.<>
Keywords :
application specific integrated circuits; circuit layout CAD; logic testing; ASICs; HardwareC; Olympus synthesis system; behavioral descriptions; benchmark circuits; digital design; gate netlists; hardware description language; logic synthesis tools; multilevel synthesis; physical design tools; placement; semicustom implementations; simulation; technology mapping; vertically integrated set of tools; Application specific integrated circuits; Benchmark testing; Circuit simulation; Circuit testing; Hardware design languages; Integrated circuit synthesis; Integrated circuit technology; Logic circuits; Logic design; Logic testing;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/54.60605
Filename :
60605
Link To Document :
بازگشت