DocumentCode :
1360887
Title :
A Scalable Test Structure for Multicore Chip
Author :
Das, Sukanta ; Sikdar, Biplab K.
Volume :
29
Issue :
1
fYear :
2010
Firstpage :
127
Lastpage :
137
Abstract :
This paper reports an efficient synthesis scheme for pseudorandom pattern generators (PRPGs) of arbitrary length. The n -bit PRPG, synthesized in linear time (O(n)) , generates quality pseudorandom patterns leading to a highly efficient test logic for the very-large-scale integration (VLSI) circuit. The cascadable structure of proposed n -cell PRPG is utilized to construct the (n+1) -cell PRPG, in two time steps, without sacrificing the pseudorandomness quality. This eases the design of on-chip test pattern generators for the system-on-a-chip implementing multiple cores. It avoids the requirement of disparate test hardware for different cores and thereby ensures drastic reduction in the cost of test logic. The effective characterization of nonlinear cellular automata (CA) provides the foundation of such a design. Extensive experimentation confirms the better efficiency of the proposed test structure compared to that of the conventional designs, developed around maximal length CA/linear feedback shift register of O(n^{3}) complexity.
Keywords :
Circuit synthesis; Circuit testing; Costs; Hardware; Logic circuits; Logic testing; Multicore processing; System-on-a-chip; Test pattern generators; Very large scale integration; Cellular automata; PRPG; TPG; multicore SoC; scalable design;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2009.2034349
Filename :
5356291
Link To Document :
بازگشت