DocumentCode :
1361770
Title :
On-Chip SOC Test Platform Design Based on IEEE 1500 Standard
Author :
Lee, Kuen-Jong ; Hsieh, Tong-Yu ; Cha, Ching-Yao ; Hong, Yu-Ting ; Huang, Wen-Cheng
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Volume :
18
Issue :
7
fYear :
2010
fDate :
7/1/2010 12:00:00 AM
Firstpage :
1134
Lastpage :
1139
Abstract :
IEEE 1500 Standard defines a standard test interface for embedded cores of a system-on-a-chip (SOC) to simplify the test problems. In this paper we present a systematic method to employ this standard in a SOC test platform so as to carry out on-chip at-speed testing for embedded SOC cores without using expensive external automatic test equipment. The cores that can be handled include scan-based logic cores, BIST-based memory cores, BIST-based mixed-signal devices, and hierarchical cores. All required test control signals for these cores can be generated on-chip by a single centralized test access mechanism (TAM) controller. These control signals along with test data formatted in a single buffer are transferred to the cores via a dedicated test bus, which facilitates parallel core testing. A number of design techniques, including on-chip comparison, direct memory access, hierarchical core test architecture, and hierarchical test bus design, are also employed to enhance the efficiency of the test platform. A sample SOC equipped with the test platform has been designed. Experimental results on both FPGA prototyping and real chip implementation confirm that the test platform can efficiently execute all test procedures and effectively identify potential defect(s) in the target circuit(s).
Keywords :
IEEE standards; automatic testing; embedded systems; integrated circuit testing; system-on-chip; BIST-based memory cores; BIST-based mixed-signal devices; FPGA prototyping; IEEE 1500 standard; automatic test equipment; centralized test access mechanism controller; direct memory access; embedded SOC cores; embedded cores; hierarchical core test architecture; hierarchical cores; hierarchical test bus design; on-chip SOC test platform design; on-chip at-speed testing; on-chip comparison; parallel core testing; scan-based logic cores; standard test interface; system-on-a-chip; IEEE 1500; SOC test platform; on-chip SOC testing; system-on-a-chip (SOC); test access mechanism (TAM);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2019978
Filename :
5229351
Link To Document :
بازگشت