Title :
Analogue fault simulation in standard VHDL
Author :
Bruls, E. ; Verstraelen, M. ; Zwemstra, T. ; Meijer, P.
Author_Institution :
Philips Res. Lab., Eindhoven, Netherlands
fDate :
12/1/1996 12:00:00 AM
Abstract :
Test development for analogue and mixed-signal circuits has become a bottleneck in the IC development trajectory. A defect-oriented test approach provides an objective test evaluation technique, which alleviates this bottleneck. This test approach, however, makes extensive use of analogue fault simulation, which is very CPU-intensive. It is shown how a standard (digital) VHDL simulation environment can be used to drastically reduce the fault simulation time for complex analogue circuits
Keywords :
analogue integrated circuits; digital simulation; fault diagnosis; hardware description languages; integrated circuit testing; analogue fault simulation; complex analogue circuits; defect-oriented test approach; objective test evaluation technique; simulation environment; standard VHDL; test development;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19960954