DocumentCode :
1362152
Title :
SRAM-Based NATURE: A Dynamically Reconfigurable FPGA Based on 10T Low-Power SRAMs
Author :
Lin, Ting-Jung ; Zhang, Wei ; Jha, Niraj K.
Author_Institution :
Dept. of Electr. Eng., Princeton Univ., Princeton, NJ, USA
Volume :
20
Issue :
11
fYear :
2012
Firstpage :
2151
Lastpage :
2156
Abstract :
We presented a hybrid CMOS/nanotechnology reconfigurable architecture (NATURE), earlier. It was based on CMOS logic and nano RAMs. It used the concept of temporal logic folding and fine-grain (e.g., cycle-level) dynamic reconfiguration to increase logic density by an order of magnitude. This dynamic reconfiguration is done intra-circuit rather than inter-circuit. However, the previous design of NATURE required fine-grained distribution of nano RAMs throughout the field-programmable gate array (FPGA) architecture. Since the fabrication process of nano RAMs is not mature yet, this prevents immediate exploitation of NATURE. In this paper, we present a NATURE architecture that is based on CMOS logic and CMOS SRAMs that are used for on-chip dynamic reconfiguration. We use fast and low-power SRAM blocks that are based on 10T SRAM cells. We have also laid out the various FPGA components in a 65-nm technology to evaluate the FPGA performance. We hide the dynamic reconfiguration delay behind the computation delay through the use of shadow SRAM cells. Experimental results show more than an order of magnitude improvement in logic density and improvement in the area-delay product relative to a traditional baseline FPGA architecture that does not use the concept of logic folding.
Keywords :
CMOS logic circuits; SRAM chips; field programmable gate arrays; low-power electronics; nanotechnology; reconfigurable architectures; CMOS SRAM; CMOS logic; SRAM-based NATURE; area-delay product; dynamically reconfigurable FPGA; field programmable gate array; fine-grained distribution; hybrid CMOS/nanotechnology reconfigurable architecture; logic density; low-power SRAM; nanoRAM; on-chip dynamic reconfiguration; size 65 nm; temporal logic folding; CMOS integrated circuits; Field programmable gate arrays; Layout; Random access memory; Reconfigurable architectures; Field-programmable gate arrays (FPGAs); integrated circuits; logic folding; nanotechnology reconfigurable architecture (NATURE);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2169996
Filename :
6060944
Link To Document :
بازگشت