Title :
A 75 nm 7 Gb/s/pin 1 Gb GDDR5 Graphics Memory Device With Bandwidth Improvement Techniques
Author :
Kho, Rex ; Boursin, David ; Brox, Martin ; Gregorius, Peter ; Hoenigschmid, Heinz ; Kho, Bianka ; Kieser, Sabine ; Kehrer, Daniel ; Kuzmenka, Maksim ; Moeller, Udo ; Petkov, Pavel Veselinov ; Plan, Manfred ; Richter, Michael ; Russell, Ian ; Schiller, Kai
Author_Institution :
Qimonda, Germany
Abstract :
Modern graphics subsystems (gaming PCs, midhigh end graphics cards, game consoles) have reached the 2.6-2.8 Gb/s/pin regime with GDDR3/GDDR4, and experimental work has shown per pin rates up to 6 Gb/s/pin on individual test setups. In order to satisfy the continuous demand for even higher data bandwidths and increased memory densities, more advanced design techniques are required. This paper describes a 7 Gb/s/pin 1 Gb GDDR5 DRAM and the circuit design and optimization features employed to achieve these speeds. These features include: an array architecture for fast column access, a command-FIFO designed to take advantage of special training/tracking requirements of the GDDR5 interface, a boosting transmitter to increase read eye height, sampling receivers with pre-amplification and offset control, multiple regulated internal voltage (VINT = 1.3 V) domains to control on chip power noise, and a high-speed internal VINT power generator system. The memory device was fabricated in a conventional 75 nm DRAM process and characterized for a 7 Gb/s/pin data transfer rate at 1.5 V Vext.
Keywords :
DRAM chips; circuit optimisation; coprocessors; integrated circuit design; GDDR5 DRAM; GDDR5 graphics memory device; advanced design technique; array architecture; bandwidth improvement technique; circuit design; command-FIFO; data bandwidth; fast column access; graphics subsystems; memory density; optimization feature; size 75 nm; storage capacity 1 Gbit; Bandwidth; Boosting; Circuit synthesis; Circuit testing; Control systems; Design optimization; Graphics; Personal communication networks; Random access memory; Voltage control; Graphics DRAMs; boosted transmitter; high speed core; high speed vint with multiple domains; low latency synchronization; read and write training; sampling receivers with offset compensation;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2009.2034417