Title :
Parametrized Verification Diagrams
Author :
Sanchez, Abel ; Sanchez, Cesar
Author_Institution :
IMDEA Software Inst., Madrid, Spain
Abstract :
This paper introduces parametrized verification diagrams (PVDs), a formalism that allows to prove temporal properties of parametrized concurrent systems, in which a given program is executed by an unbounded number of processes. PVDs extend general verification diagrams (GVDs). GVDs encode succinctly a proof that a non-parametrized reactive system satisfies a given temporal property. Even though GVDs are known to be sound and complete for non-parametrized systems, proving temporal properties of parametrized systems potentially requires to find a different diagram for each instantiation of the parameter (number of processes). In turn, each diagram requires to discharge and prove a different collection of verification conditions. PVDs allow a single diagram to represent the proof that all instances of the parametrized system for an arbitrary number of threads running concurrently satisfy the temporal specification. Checking the proof represented by a PVD requires proving only a finite collection of quantifier-free verification conditions. The PVDs we present here exploit the symmetry assumption, under which process identifiers are interchangeable. This assumption covers a large class of concurrent systems, including concurrent datatypes. We illustrate the use of PVDs in the verification of an infinite state mutual exclusion protocol.
Keywords :
concurrency theory; diagrams; formal specification; formal verification; temporal logic; GVD; PVD; concurrent datatypes; general verification diagrams; infinite state mutual exclusion protocol; nonparametrized reactive system; parametrized concurrent systems; parametrized verification diagrams; process identifiers; proof checking; quantifier-free verification conditions; symmetry assumption; temporal logic; temporal properties; temporal specification; threads; unbounded number; Computational modeling; Concrete; Concurrent computing; Instruction sets; Programming; Protocols; Semantics; concurrent datatypes; formal methods; formal verification; liveness properties; parametrized systems; temporal logic;
Conference_Titel :
Temporal Representation and Reasoning (TIME), 2014 21st International Symposium on
Conference_Location :
Verona
Print_ISBN :
978-1-4799-4228-2
DOI :
10.1109/TIME.2014.11