DocumentCode :
1362858
Title :
A 212 MPixels/s 4096 \\times 2160p Multiview Video Encoder Chip for 3D/Quad Full HDTV Applications
Author :
Ding, Li-Fu ; Chen, Wei-Yin ; Tsung, Pei-Kuei ; Chuang, Tzu-Der ; Hsiao, Pai-Heng ; Chen, Yu-Han ; Chiu, Hsu-Kuang ; Chien, Shao-Yi ; Chen, Liang-Gee
Author_Institution :
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
45
Issue :
1
fYear :
2010
Firstpage :
46
Lastpage :
58
Abstract :
Multiview video coding (MVC) plays an important role in a 3-D video system. In addition, the resolution of HDTV is increasing to present more vivid perception for users. To realize real-time processing of dozens of TOPS, VLSI solution is necessary. However, ultra high computational complexity, a large amount of external memory bandwidth and on-chip SRAM size, and complex MVC prediction structures are three main design challenges of implementation of MVC hardware architecture. In this paper, an MVC single-chip encoder is proposed for H.264/AVC Multiview High Profile and High Profile for 3-D and quad full high definition (QFHD) TV applications, respectively. The 4096 × 2160 p multiview video encoder chip is implemented on a 11.46 mm2 die with 90 nm CMOS technology. An eight-stage macroblock pipelined architecture with proposed system scheduling and cache-based prediction core supports real-time processing from one-view 4096 × 2160 p to seven-view 720 p videos. The 212 Mpixels/s throughput is 3.4 to 7.7 times higher than previous work. The 407 Mpixels/W power efficiency is achieved, and 94% on-chip SRAM size and 79% external memory bandwidth are saved by the proposed techniques.
Keywords :
CMOS integrated circuits; VLSI; high definition television; microprocessor chips; real-time systems; video coding; 3D video system; 3D/quad full HDTV applications; CMOS technology; H.264/AVC multiview high profile; MVC single-chip encoder; TOPS; VLSI; eight-stage macroblock pipelined architecture; multiview video coding; multiview video encoder chip; picture size 2160 pixel; picture size 4096 pixel; picture size 720 pixel; quad full high definition; real-time processing; size 90 nm; Automatic voltage control; Bandwidth; CMOS technology; Computational complexity; Computer architecture; HDTV; Hardware; Random access memory; Very large scale integration; Video coding; H.264/AVC; MVC; QFHD; VLSI; video encoder;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2031787
Filename :
5357561
Link To Document :
بازگشت