Title :
The effect of copper contamination on field overlap edges and perimeter junction leakage current
Author :
Vermeire, Bert ; Lee, Lichyn ; Parks, Harold G.
Author_Institution :
Dept. of Electr. & Comput. Eng., Arizona Univ., Tucson, AZ, USA
fDate :
5/1/1998 12:00:00 AM
Abstract :
This work demonstrates that copper contamination present on pre gate-oxidation silicon surfaces results in yield and reliability problems particularly at field overlap edges. Similarly, the junction leakage current associated with the junction perimeter dominates the total leakage current. These detrimental device effects are shown to be caused by copper that is present close to the silicon surface even after thermal processing. Because field overlap and junction perimeter defects become relatively more important when the critical dimensions of circuits are scaled to smaller sizes, they dominate yield loss of high-density circuits, magnifying their importance for future technology generations
Keywords :
copper; integrated circuit reliability; integrated circuit yield; leakage currents; silicon; surface contamination; Cu; Cu contamination; Si; field overlap edges; high-density circuits; perimeter junction leakage current; pregate-oxidation Si surfaces; reliability problems; yield loss; Circuits; Copper; Electrodes; Laboratories; Leakage current; MOS devices; MOSFETs; Oxidation; Silicon; Surface contamination;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on