DocumentCode :
1368824
Title :
Implementation of modeling and simulation in semiconductor wafer fabrication with time constraints between wet etch and furnace operations
Author :
Scholl, Wolfgang ; Domaschke, Joerg
Author_Institution :
Infineon Technol. Dresden, Germany
Volume :
13
Issue :
3
fYear :
2000
fDate :
8/1/2000 12:00:00 AM
Firstpage :
273
Lastpage :
277
Abstract :
In semiconductor wafer fabrication, time constraints between process steps in furnace and wet etch make it difficult to achieve cycle time targets and maximize machine utilization. For capacity planning, it is difficult to estimate the impact of these time constraints on the machine capacity. Infineon Technologies Dresden has conducted a study using discrete event simulation, to investigate the actual situation in the factory and to identify recommendations to eliminate or to reduce the impart of time constraints. The work in this paper yields a two-day reduction in total cycle time after implementation of findings in the factory
Keywords :
computer aided production planning; discrete event simulation; etching; furnaces; integrated circuit manufacture; Infineon Technologies Dresden; capacity planning; cycle time targets; discrete event simulation; furnace operations; machine capacity; machine utilization; process steps; semiconductor wafer fabrication; time constraints; total cycle time; wet etch; Capacity planning; Discrete event simulation; Fabrication; Furnaces; Investments; Production facilities; Semiconductor device manufacture; Semiconductor device modeling; Time factors; Wet etching;
fLanguage :
English
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
0894-6507
Type :
jour
DOI :
10.1109/66.857935
Filename :
857935
Link To Document :
بازگشت