DocumentCode :
1369391
Title :
Efficient net extraction for restricted orientation designs [VLSI layout]
Author :
Lopez, Mario A. ; Janardan, Ravi ; Sahni, Sartaj
Author_Institution :
Dept. of Math. & Comput. Sci., Denver Univ., CO, USA
Volume :
15
Issue :
9
fYear :
1996
fDate :
9/1/1996 12:00:00 AM
Firstpage :
1151
Lastpage :
1159
Abstract :
Net extraction is crucial in VLSI design verification. Current algorithms for net extraction do not exploit the fact that the number, c, of different orientations of the line segments or polygons in a practical VLSI mask design is small relative to the number, n, of segments or polygon edges. Instead they rely on computing all intersections in the input and hence take time that is at least proportional to the number of intersections. In this paper we develop and implement a practical algorithm for net extraction that runs in O(cn log n) time and O(n) space, which is optimal for fixed c. The algorithm uses only integer operations and is, as a result, numerically stable. Experiments indicate that the algorithm will outperform existing algorithms on practical VLSI designs. We expect that the techniques presented will be useful in other VLSI/CAD problems that operate with restricted orientation geometries
Keywords :
VLSI; circuit layout CAD; integrated circuit layout; numerical stability; IC design; VLSI design verification; VLSI mask design; integer operations; net extraction; numerically stable algorithm; restricted orientation designs; restricted orientation geometries; Algorithm design and analysis; Computer science; Error correction; Geometry; Mathematics; Object detection; Space technology; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.536721
Filename :
536721
Link To Document :
بازگشت