DocumentCode :
1370517
Title :
High-performance embedded SOI DRAM architecture for the low-power supply
Author :
Yamauchi, Tadaaki ; Morisita, Fukashi ; Maeda, Shigenobu ; Arimoto, Kazutami ; Fujishima, Kazuyasu ; Ozaki, Hideyuki ; Yoshihara, Tsutomu
Author_Institution :
ULSI Dev. Center, Mitsubishi Electr. Corp., Hyogo, Japan
Volume :
35
Issue :
8
fYear :
2000
Firstpage :
1169
Lastpage :
1178
Abstract :
This paper presents the high-performance DRAM array and logic architecture for a sub-1.2-V embedded silicon-on-insulator (SOI) DRAM. The degradation of the transistor performance caused by boosted wordline voltage level is distinctly apparent in the low voltage range. In our proposed stressless SOI DRAM array, the applied electric field to the gate oxide of the memory-cell transistor can he relaxed. The crucial problem that the gate oxide of the embedded-DRAM process must be thicker than that of the logic process can be solved. As a result, the performance degradation of the logic transistor can be avoided without forming the gate oxides of the memory-cell array and the logic circuits individually. In addition, the data retention characteristics can be improved. Secondly, we propose the body-bias-controlled SOI-circuit architecture which enhances the performance of the logic circuit at sub-1.2-V power supply voltage, Experimental results verify that the proposed circuit architecture has the potential to reduce the gate-delay time up to 30% compared to the conventional one. This proposed architecture could provide high performance in the low-voltage embedded SOI DRAM.
Keywords :
DRAM chips; cellular arrays; delays; integrated circuit reliability; low-power electronics; memory architecture; silicon-on-insulator; body-bias-controlled SOI-circuit architecture; boosted wordline voltage level; data retention characteristics; embedded SOI DRAM architecture; gate oxide; gate-delay time; logic architecture; low-power supply; performance degradation; stressless SOI DRAM array; Capacitance; Degradation; Energy consumption; Frequency; Large scale integration; Logic arrays; Logic circuits; Low voltage; Power supplies; Random access memory;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.859506
Filename :
859506
Link To Document :
بازگشت