DocumentCode :
1371363
Title :
High-speed interconnect schemes for a pipelined FPGA
Author :
Lee, H.J. ; Flynn, M.J.
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., CA, USA
Volume :
147
Issue :
3
fYear :
2000
fDate :
5/1/2000 12:00:00 AM
Firstpage :
195
Lastpage :
202
Abstract :
The paper presents two high-speed interconnect schemes for a pipelined FPGA utilising a locally synchronised postcharging technique. By avoiding a global synchronised clock, we reduce the power consumption significantly. Through postcharging the interconnect and overlapping the postcharging delay with the logic delay, we successfully hide the postcharge time. The long channel devices significantly reduce the area penalty due to delay elements. The timing simulation is done using Hspice for a TSMC 0.35 μm and area is measured by drawing key elements in MAGIC and using the area model developed by Betz. The postcharge scheme shows a 30% delay reduction over the precharge scheme and up to 310% and 230% delay reductions over the conventional NMOS pass transistor scheme and the tristate buffer scheme respectively
Keywords :
circuit simulation; field programmable gate arrays; power consumption; timing; Hspice; NMOS pass transistor scheme; global synchronised clock; high-speed interconnect schemes; locally synchronised postcharging technique; logic delay; pipelined FPGA; timing simulation; tristate buffer scheme;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20000484
Filename :
860850
Link To Document :
بازگشت