Title :
A 45nm 1.3GHz 16.7 double-precision GFLOPS/W RISC-V processor with vector accelerators
Author :
Yunsup Lee ; Waterman, Andrew ; Avizienis, Rimas ; Cook, Henry ; Chen Sun ; Stojanovic, V. ; Asanovic, Krste
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Berkeley, Berkeley, CA, USA
Abstract :
A 64-bit dual-core RISC-V processor with vector accelerators has been fabricated in a 45nm SOI process. This is the first dual-core processor to implement the open-source RISC-V ISA designed at the University of California, Berkeley. In a standard 40nm process, the RISC-V scalar core scores 10% higher in DMIPS/MHz than the Cortex-A5, ARM´s comparable single-issue in-order scalar core, and is 49% more area-efficient. To demonstrate the extensibility of the RISC-V ISA, we integrate a custom vector accelerator alongside each single-issue in-order scalar core. The vector accelerator is 1.8× more energy-efficient than the IBM Blue Gene/Q processor, and 2.6× more than the IBM Cell processor, both fabricated in the same process. The dual-core RISC-V processor achieves maximum clock frequency of 1.3GHz at 1.2V and peak energy efficiency of 16.7 double-precision GFLOPS/W at 0.65V with an area of 3mm2.
Keywords :
microprocessor chips; multiprocessing systems; IBM Blue Gene; IBM cell processor; Q processor; RISC-V scalar core; SOI process; custom vector accelerator; double precision GFLOPS/W RISC-V processor; dual core RISC-V processor; frequency 1.3 GHz; maximum clock frequency; open source RISC-V ISA; size 45 nm; voltage 0.65 V; voltage 1.2 V; Computer architecture; Field programmable gate arrays; Hazards; Pipelines; Random access memory; Rockets; Vectors;
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
Print_ISBN :
978-1-4799-5694-4
DOI :
10.1109/ESSCIRC.2014.6942056