DocumentCode
137388
Title
A 1V 2mW 17GHz multi-modulus frequency divider based on TSPC logic using 65nm CMOS
Author
Krishna, Manthena Vamshi ; Jain, Abhishek ; Abdul Quadir, Nasir ; Townsend, Paul D. ; Ossieur, P.
Author_Institution
Photonic Syst. Group, Univ. Coll. Cork, Cork, Ireland
fYear
2014
fDate
22-26 Sept. 2014
Firstpage
431
Lastpage
434
Abstract
We present a multi-modulus frequency divider based upon novel dual-modulus 4/5 and 2/3 true single-phase clocked (TSPC) prescalers. High-speed and low-power operation was achieved by merging the combinatorial counter logic with the flip-flop stages and removing circuit nodes at the expense of allowing a small short-circuit current during a short fraction of the operation cycle, thus minimizing the amount of nodes in the circuit. The divider is designed for operation in wireline or fibre-optic serial link transceivers with programmable divider ratios of 64, 80, 96, 100, 112, 120 and 140. The divider is implemented as part of a phase-locked loop around a quadrature voltage controlled oscillator in a 65nm CMOS technology. The maximum operating frequency is measured to be 17GHz with 2mW power consumption from a 1.0V supply voltage, and occupies 25×50μm2.
Keywords
CMOS logic circuits; clocks; combinational circuits; flip-flops; frequency dividers; optical transceivers; phase locked loops; prescalers; programmable circuits; short-circuit currents; voltage-controlled oscillators; CMOS technology; TSPC logic; TSPC prescaler; combinatorial counter logic; dual-modulus 2-3 true single-phase clocked prescaler; dual-modulus 4-5 true single-phase clocked prescaler; fibre-optic serial link transceiver; flip-flop stage; frequency 17 GHz; multimodulus frequency divider; phase-locked loop; power 2 mW; programmable divider ratio; quadrature voltage controlled oscillator; short-circuit current; size 65 nm; voltage 1 V; wireline transceiver; CMOS integrated circuits; Clocks; Flip-flops; Frequency conversion; Power demand; Transistors; Voltage-controlled oscillators; Multi-modulus divider; frequency divider; prescaler; true single-phase clocked (TSPC) logic;
fLanguage
English
Publisher
ieee
Conference_Titel
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location
Venice Lido
ISSN
1930-8833
Print_ISBN
978-1-4799-5694-4
Type
conf
DOI
10.1109/ESSCIRC.2014.6942114
Filename
6942114
Link To Document