DocumentCode :
137389
Title :
A 16 Gb/s receiver with DC wander compensated rail-to-rail AC coupling and passive linear-equalizer in 22 nm CMOS
Author :
Francese, Pier Andrea ; Toifl, Thomas ; Brandli, Matthias ; Buchmann, Peter ; Morf, Thomas ; Kossel, Marcel ; Menolfi, Christian ; Kull, Lukas ; Andersen, Toke Meyer ; Yueksel, Hazar
Author_Institution :
IBM Res. - Zurich, Rüschlikon, Switzerland
fYear :
2014
fDate :
22-26 Sept. 2014
Firstpage :
435
Lastpage :
438
Abstract :
A 16 Gb/s receiver implemented in 22 nm SOI CMOS technology is reported. The analog frontend accepts a rail-to-rail input common-mode imposed from the transmitter side. It consists of a baseline wander compensated passive linear equalizer that AC-couples the received signal to the subsequent active CTLE with a regulated common-mode level. The programmable passive linear equalizer features a frequency response suitable for low-frequency equalization such as for skin-effect losses. When its zero is programmed at 200 MHz minimum frequency, the measured maximum mid-band peaking is 7 dB. The receiver architecture is half-rate and comprises an 8-tap DFE and a baud-rate CDR. With no FFE at the transmitter, 0.9 Vppd PRBS31 NRZ data are recovered error-free (BER<;10-12) across a copper channel with 34 dB attenuation at 8 GHz.
Keywords :
CMOS analogue integrated circuits; equalisers; passive networks; receivers; silicon-on-insulator; 8-tap DFE; DC wander compensated rail-to-rail AC coupling; PRBS31 NRZ data; SOI CMOS technology; active CTLE; analog frontend; baseline wander compensated passive linear equalizer; baud-rate CDR; bit rate 16 Gbit/s; continuous-time linear equalizer; copper channel; frequency 8 GHz; frequency response; low-frequency equalization; programmable passive linear equalizer features; rail-to-rail input common-mode; receiver architecture; recovered error-free; regulated common-mode level; size 22 nm; skin-effect losses; transmitter side; voltage 0.9 V; Attenuation; Capacitors; Couplings; Decision feedback equalizers; Frequency measurement; Receivers; 22 nm CMOS; AC coupling; CTLE; DFE; I/O link receiver; RX; SOI; baseline wander; continuous-time linear equalizer; decision-feedback equalizer; passive linear equalizer;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
ISSN :
1930-8833
Print_ISBN :
978-1-4799-5694-4
Type :
conf
DOI :
10.1109/ESSCIRC.2014.6942115
Filename :
6942115
Link To Document :
بازگشت