Title :
A 3.5pJ/bit 8-tap-feed-forward 8-tap-decision feedback digital equalizer for 16Gb/s I/Os
Author :
Toifl, Thomas ; Buchmann, Peter ; Beukema, Troy ; Beakes, Michael ; Brandli, Matthias ; Francese, Pier Andrea ; Menolfi, Christian ; Kossel, Marcel ; Kull, Lukas ; Morf, Thomas
Author_Institution :
IBM Zurich Res. Lab., IBM Res. GmbH, Rüschlikon, Switzerland
Abstract :
In this paper, we present a digital equalizer for 16Gb/s backplane I/Os which consumes only 3.5pJ/bit for an 8-tap FFE and 4+4 tap DFE operation. Several design choices were chosen to enable low power consumption at high speed. First, the FFE leverages parallelism to lower the supply voltage, while the DFE runs from a higher supply to close the feedback loop. Second, the FFE uses distributed arithmetic to reduce the number of required additions. Third, the DFE taps leave a window of four equalizer taps, which are covered by the FFE, in order to close the timing. Finally, a custom digital design style was chosen, which enabled the optimization of critical blocks and wires. At 0.6V supply, the FFE was measured to consume 1pJ/bit, while the DFE consumes 1.6pJ/bit at 0.9V while running at 16Gb/s.
Keywords :
decision feedback equalisers; distributed arithmetic; feedforward; optimisation; 4+4 tap DFE operation; 8- tap FFE; 8-tap-feedforward 8-tap-decision feedback digital equalizer; backplane I-O; bit rate 16 Gbit/s; critical block optimization; custom digital design style; digital equalizer; distributed arithmetic; power consumption; voltage 0.6 V; voltage 0.9 V; Backplanes; Clocks; Decision feedback equalizers; Digital signal processing; Timing; Wires; DA; DFE; DSP; Distributed Arithmetic; FFE; backplane; digital I/Os; low-power;
Conference_Titel :
European Solid State Circuits Conference (ESSCIRC), ESSCIRC 2014 - 40th
Conference_Location :
Venice Lido
Print_ISBN :
978-1-4799-5694-4
DOI :
10.1109/ESSCIRC.2014.6942120