DocumentCode :
1374139
Title :
Enabling testability of fault-tolerant circuits by means of I/sub DDQ/-checkable voters
Author :
Bogliolo, Alessandro ; Favalli, Michele ; Damiani, Maurizio
Author_Institution :
Dept. of Eng., Ferrara Univ., Italy
Volume :
8
Issue :
4
fYear :
2000
Firstpage :
415
Lastpage :
419
Abstract :
The reliability of a fault-tolerant circuit may be drastically impaired by the presence of maskable faults that never affect its functionality. Design for testability (DFT) techniques have to be applied to make maskable faults detectable. During the testing phase, traditional DFT schemes inhibit fault masking and/or activate additional observation/control paths through the circuit. Such schemes, however, do not enable on-line testing and cannot be applied to multilevel fault-tolerant circuits, where fault-masking is repeatedly performed inside the circuit. We propose a new approach to the design of testable fault-tolerant CMOS circuits that overcomes both limitations. Our approach is based on the use of I/sub DDQ/-checkable voters (ICVs) that enable a complete test of maskable faults of any multiplicity during normal operations.
Keywords :
CMOS digital integrated circuits; design for testability; fault tolerance; integrated circuit reliability; integrated circuit testing; logic testing; multivalued logic; CMOS circuits; I/sub DDQ/-checkable voters; design for testability techniques; maskable faults; multilevel fault-tolerant circuits; on-line testing; Circuit faults; Circuit testing; Design for testability; Digital circuits; Electrical fault detection; Fault tolerance; Nuclear magnetic resonance; Performance evaluation; System testing; Voting;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.863620
Filename :
863620
Link To Document :
بازگشت