Title :
Spatial Distribution of Interface Traps in Sub-50-nm Recess-Channel-Type DRAM Cell Transistors
Author :
Chung, Eun-Ae ; Kim, Young-Pil ; Park, Min-Chul ; Nam, Kab-Jin ; Lee, Sung-Sam ; Min, Ji-Young ; Yang, Giyoung ; Shin, Yu-Gyun ; Choi, Siyoung ; Jin, Gyoyoung ; Moon, Joo-Tae ; Kim, Sangsig
Author_Institution :
Process Dev. Team, Samsung Electron. Co., Ltd., Yongin, South Korea
Abstract :
The spatial distribution of the interface traps in dynamic random access memory (DRAM) cell transistors having deeply recessed channels for sub-50-nm technology was evaluated by the charge pumping method and 3-D device simulations for the first time. The lateral distribution of the interface traps can be profiled before and after applying Fowler-Nordheim (F-N) gate stress. The experimental results show that the distribution of the interface traps is significantly correlated with the source/drain doping concentration, and this 3-D DRAM cell transistor was found to have greater immunity to F-N gate stress in the gate-drain overlapping region than in the channel region, due to the gate oxide thickness profile of the recess-channel-type structure. This lateral profiling of the interface traps in DRAM cell transistors should be very useful for refresh modeling and future DRAM device designs intended to improve the performance.
Keywords :
DRAM chips; 3D device simulations; Fowler-Nordheim gate stress; charge pumping method; dynamic random access memory; gate oxide thickness profile; gate-drain overlapping region; interface traps; lateral profiling; recess-channel-type DRAM cell transistors; size 50 nm; source-drain doping concentration; spatial distribution; Doping; Junctions; Logic gates; Random access memory; Silicon; Stress; Transistors; Cell transistor; MOSFET; charge pumping (CP); interface traps; recessed-channel array transistor (RCAT);
Journal_Title :
Electron Device Letters, IEEE
DOI :
10.1109/LED.2010.2085416