Title :
Finite element modelling of the thermal stress field during processing of VLSI multilevel structures
Author :
Igic, P.M. ; Mawby, P.A.
Author_Institution :
Dept. of Electr. & Electron. Eng., Univ. of Wales, Swansea, UK
fDate :
3/5/1998 12:00:00 AM
Abstract :
An advanced strategy is presented for modelling thermal stress induced in aluminium interconnections during processing. The advantage of the approach described is that it allows the residual stresses from one technological step to be used as an initial condition for subsequent steps. The particular example demonstrated here is for a passivated aluminium line (silicon-glass-aluminium-glass), however, the technique is readily extendible to more complex situations and material combinations
Keywords :
VLSI; aluminium; finite element analysis; integrated circuit interconnections; semiconductor process modelling; thermal stresses; Al; VLSI multilevel structure processing; aluminium interconnection; finite element model; passivated aluminium line; residual stress; silicon-glass-aluminium-glass material; thermal stress;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19980396