DocumentCode :
1376461
Title :
Moving Boundary Simulation and Experimental Verification of High Aspect-Ratio Through-Silicon-Vias for 3-D Integration
Author :
Song, Chongshen ; Wang, Zheyao ; Tan, Zhimin ; Liu, Litian
Author_Institution :
Inst. of Microelectron., Tsinghua Univ., Beijing, China
Volume :
2
Issue :
1
fYear :
2012
Firstpage :
23
Lastpage :
31
Abstract :
Because of the pinch-off effect, filling high aspect- ratio, void- and seam-free through-silicon-vias (TSVs) using damascene copper electroplating is one of the technical challenges in realizing 3-D integration and packaging. This paper presents simulation investigation and experimental verification of bottom-up copper electroplating (BCE) to verify its capability in fabricating high aspect-ratio void-free TSVs. Theoretical models for blind- and through-via copper electroplating are derived, and a generic solving method is developed by employing a moving boundary simulation to address the challenge of time-dependent process. The time-resolved evolution of electroplating profiles is simulated after the ion concentration distribution and the electric current density are obtained. The simulation results predict the behaviors of copper electroplating of blind- and through-vias, and reveal the mechanism of void formation. By employing a transfer wafer to provide seed layers, improved BCE is developed and high aspect-ratio void-free TSVs are successfully fabricated. The experimental results verify the theoretical model and the moving boundary simulation method, and prove the capability of BCE in filling high aspect-ratio TSVs.
Keywords :
copper; electronics packaging; electroplating; pinch effect; three-dimensional integrated circuits; 3D integration; 3D packaging; blind-via copper electroplating; bottom-up copper electroplating; damascene copper electroplating; electric current density; experimental verification; ion concentration distribution; moving boundary simulation; pinch-off effect; through-silicon-vias; through-via copper electroplating; time-dependent process; transfer wafer; Boundary conditions; Cathodes; Copper; Current density; Electric potential; Equations; Mathematical model; 3-D integration; copper electroplating; moving boundary; simulation; through-silicon-via;
fLanguage :
English
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
2156-3950
Type :
jour
DOI :
10.1109/TCPMT.2011.2167681
Filename :
6081916
Link To Document :
بازگشت