DocumentCode :
1377728
Title :
A Method Based on Petri Nets and a Matrix Model to Implement Reconfigurable Logic Controllers
Author :
Silva, Celso F. ; Quintáns, Camilo ; Colmenar, Antonio ; Castro, Manuel A. ; Mandado, Enrique
Author_Institution :
Dept. of Syst. Eng. & Autom., Univ. of Vigo, Vigo, Spain
Volume :
57
Issue :
10
fYear :
2010
Firstpage :
3544
Lastpage :
3556
Abstract :
This paper presents a method to implement reconfigurable logic controllers (RLCs) using a new matrix model to describe Petri nets (PNs). The method obtains the general equations and directly translates them into a hardware description language (HDL) to configure a field-programmable gate array (FPGA). To achieve a generalized model in a comprehensible way, several PN examples including timers, counters, and hierarchical subnets are described in detail. The working principles and robustness of the method are validated by simulating each example and by their practical implementation in an RLC.
Keywords :
Petri nets; field programmable gate arrays; hardware description languages; matrix algebra; HDL; PN; RLC; counters; field programmable gate array; hardware description language; hierarchical subnets; matrix model; petri nets; reconfigurable logic controllers; timers; Equations; Field programmable gate arrays; Hardware design languages; Logic circuits; Mathematical model; Permission; Petri nets; Programmable control; Programmable logic arrays; Reconfigurable logic; Field-programmable gate arrays (FPGAs); Petri nets (PNs); hardware design languages; industrial control; matrix equations;
fLanguage :
English
Journal_Title :
Industrial Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0046
Type :
jour
DOI :
10.1109/TIE.2009.2038946
Filename :
5373909
Link To Document :
بازگشت