Title :
Optimised bit serial modular multiplier for implementation on field programmable gate arrays
Author_Institution :
Dept. of Electr. Eng. & Microelectron., Univ. Coll. Cork, Ireland
fDate :
4/16/1998 12:00:00 AM
Abstract :
A high-speed architecture for bit serial modular multiplication is presented. The design of this array is highly regular, allowing the specific logic and routing resources available in field programmable gate arrays (FPGAs) to be exploited. Furthermore, an optimised array is presented which exploits the reprogrammability of the FPGA, such that a longer bit length can be implemented on the same FPGA
Keywords :
digital arithmetic; field programmable gate arrays; multiplying circuits; FPGA; bit serial modular multiplier; field programmable gate arrays; high-speed architecture; optimised array;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:19980286