DocumentCode :
1378013
Title :
Optimised bit serial modular multiplier for implementation on field programmable gate arrays
Author :
Marnane, W.P.
Author_Institution :
Dept. of Electr. Eng. & Microelectron., Univ. Coll. Cork, Ireland
Volume :
34
Issue :
8
fYear :
1998
fDate :
4/16/1998 12:00:00 AM
Firstpage :
738
Lastpage :
739
Abstract :
A high-speed architecture for bit serial modular multiplication is presented. The design of this array is highly regular, allowing the specific logic and routing resources available in field programmable gate arrays (FPGAs) to be exploited. Furthermore, an optimised array is presented which exploits the reprogrammability of the FPGA, such that a longer bit length can be implemented on the same FPGA
Keywords :
digital arithmetic; field programmable gate arrays; multiplying circuits; FPGA; bit serial modular multiplier; field programmable gate arrays; high-speed architecture; optimised array;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19980286
Filename :
674889
Link To Document :
بازگشت