DocumentCode :
1378018
Title :
Pass-transistor adiabatic logic with NMOS pull-down configuration
Author :
Liu, F. ; Lau, K.T.
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore
Volume :
34
Issue :
8
fYear :
1998
fDate :
4/16/1998 12:00:00 AM
Firstpage :
739
Lastpage :
741
Abstract :
A new low power adiabatic logic family, pass-transistor adiabatic logic with NMOS pull-down configuration, is presented. For a 2:1 multiplexer, a power saving of ~800% is achieved, compared to a 2N-2N2P logic circuit at 20 MHz. Compared to pass-transistor adiabatic logic using single power-clock supply (PAL), the `tri-state´ problem is solved, while power consumption is comparable. A four phase sinusoidal clock power supply is employed in the new logic family, which facilitates pipelining hence leading to higher throughput, compared to PAL
Keywords :
CMOS logic circuits; timing; 20 MHz; NMOS pull-down configuration; four phase sinusoidal clock power supply; low power adiabatic logic family; multiplexer; pass-transistor adiabatic logic; pipelining; power consumption; tri-state problem;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19980571
Filename :
674890
Link To Document :
بازگشت