DocumentCode :
1378520
Title :
Datapath layout optimisation using genetic algorithm and simulated annealing
Author :
Yim, J.-S. ; Kyung, C.M.
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
Volume :
145
Issue :
2
fYear :
1998
fDate :
3/1/1998 12:00:00 AM
Firstpage :
135
Lastpage :
141
Abstract :
The paper deals with the minimisation of the track density and the interconnection delay in the design of a high-performance compact datapath. The authors applied a hybrid approach of genetic algorithm (GA) and simulated annealing (SA) to determine the optimal datapath element ordering to minimise both the track density and the wire length. To improve the computation speed, they used the datapath-specific genetic operators. Experimental results for the `real-world´ microprocessor examples show that the GA/SA hybrid approach outperforms the existing genetic approaches and gives similar results to simulated annealing with much less computation time
Keywords :
circuit layout CAD; genetic algorithms; microprocessor chips; simulated annealing; compact datapath; genetic algorithm; interconnection delay; layout optimisation; simulated annealing; track density;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19981910
Filename :
674993
Link To Document :
بازگشت