Title :
A programmable 3.2-GOPS merged DRAM logic for video signal processing
Author :
Chang, Sunho ; Kim, Bum-Sik ; Kim, Lee-Sup
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
fDate :
9/1/2000 12:00:00 AM
Abstract :
This paper proposes a programmable high-performance architecture of datapath in the merged DRAM logic (MDL) for video signal processing. A model of a datapath in the programmable MDL is generated, and two basic parameters, total required clock cycles (TRCC) and DRAM access rate (DAR), are defined by analysis of the model. Design guidelines are suggested for the optimized video signal processor based on the modeling and analysis of the MDL. The inverse discrete cosine transform (IDCT) and motion compensation (MC) of the video signal processing are analyzed in the MDL architecture. Two measures, TRCC and DAR, are determined such that the data bandwidth between DRAM and logic is not a bottleneck in the MDL architecture. The efficient datapath is designed based on these design guidelines. The datapath has processing units (ALU, MAC, and barrel shifter) with splittabilities of data and multi-port SRAM. The maximum performance of the proposed datapath with 200-MHz clock frequency is 3.2 GOPS for 8-bit video signals, which can deal with a decoding high-level (1920×1080) in MPEG. The proposed MDL architecture has 2.1-4.8 times higher performance compared with conventional dedicated hardware chips. It can also be used for other multimedia signal processing due to its programmability
Keywords :
DRAM chips; VLSI; digital signal processing chips; discrete cosine transforms; integrated circuit design; integrated logic circuits; motion compensation; programmable logic devices; video signal processing; 200 MHz; 3.2 GFLOPS; 8 bit; 8-bit video signals; DAR; DRAM access rate; MDL; TRCC; data bandwidth; datapath; decoding; design guidelines; inverse discrete cosine transform; maximum performance; motion compensation; multimedia signal processing; optimized video signal processor; performance; processing units; programmable 3.2-GOPS merged DRAM logic; programmable high-performance architecture; total required clock cycles; video signal processing; Clocks; Design optimization; Discrete cosine transforms; Guidelines; Logic; Random access memory; Signal analysis; Signal design; Signal processing; Video signal processing;
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on