DocumentCode :
1381117
Title :
Analysis of Energy Quantization Effects on Single-Electron Transistor Circuits
Author :
Dan, Surya Shankar ; Mahapatra, Santanu
Author_Institution :
Nano-Scale Device Res. Lab., Indian Inst. of Sci., Bengaluru, India
Volume :
9
Issue :
1
fYear :
2010
Firstpage :
38
Lastpage :
45
Abstract :
In this paper, the effects of energy quantization on different single-electron transistor (SET) circuits (logic inverter, current-biased circuits, and hybrid MOS-SET circuits) are analyzed through analytical modeling and Monte Carlo simulations. It is shown that energy quantization mainly increases the Coulomb blockade area and Coulomb blockade oscillation periodicity, and thus, affects the SET circuit performance. A new model for the noise margin of the SET inverter is proposed, which includes the energy quantization effects. Using the noise margin as a metric, the robustness of the SET inverter is studied against the effects of energy quantization. An analytical expression is developed, which explicitly defines the maximum energy quantization (termed as ¿ quantization threshold¿) that an SET inverter can withstand before its noise margin falls below a specified tolerance level. The effects of energy quantization are further studied for the current-biased negative differential resistance (NDR) circuit and hybrid SETMOS circuit. A new model for the conductance of NDR characteristics is also formulated that explains the energy quantization effects.
Keywords :
Coulomb blockade; MIS devices; Monte Carlo methods; electric admittance; logic gates; nanoelectronics; single electron transistors; Coulomb blockade area; Coulomb blockade oscillation periodicity; Monte Carlo simulation; conductance; current-biased circuits; energy quantization effects; hybrid MOS-SET circuits; hybrid SETMOS circuit; logic inverter; negative differential resistance circuit; single-electron transistor circuits; Analytical models; CMOS technology; Circuit noise; Monte Carlo methods; Pulse inverters; Quantization; Semiconductor device noise; Silicon; Single electron transistors; Voltage; Coulomb blockade; Monte Carlo (MC) simulation; energy quantization; noise margin; orthodox theory; single-electron transistor (SET);
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2009.2022833
Filename :
5379145
Link To Document :
بازگشت