DocumentCode :
1381319
Title :
Low power parallel Huffman decoding
Author :
Lin, Chia-Hsing ; Jen, Chein-Wei
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
34
Issue :
3
fYear :
1998
fDate :
2/5/1998 12:00:00 AM
Firstpage :
240
Lastpage :
241
Abstract :
A low power design technique for a parallel Huffman decoder is presented. According to the length of the incoming Huffman codeword, the proposed strategy makes the barrel shifter in the parallel Huffman decoder turn off the unnecessary shifting bits to reduce power dissipation. The result of a SPICE simulation indicates that up to 50 percent power reduction in the barrel shifter may be achieved with the proposed technique
Keywords :
Huffman codes; decoding; digital signal processing chips; parallel processing; table lookup; DSP; HDTV; barrel shifter architecture; low power design technique; parallel Huffman decoding; power dissipation; power reduction;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19980150
Filename :
677329
Link To Document :
بازگشت