Title :
RNS arithmetic multiplier for medium and large moduli
Author :
Hiasat, Ahmad A.
Author_Institution :
Dept. of Electron. Eng., Princess Sumaya Univ., Amman, Jordan
fDate :
9/1/2000 12:00:00 AM
Abstract :
In implementing Residue Number System (RNS) arithmetic multipliers, ROM-based structures are very efficient for small moduli, However, due to their exponential growth, ROM implementations are not suitable for medium and large moduli. This paper introduces an architecture for a RNS-based multiplier which combines the use of small-size ROMs and arithmetic components. The design is most suitable for medium and large moduli. Compared with other implementations, the VLSI layout implementation of this new approach is shown to be more efficient in terms of area and delay requirements
Keywords :
VLSI; adders; circuit layout CAD; delays; integrated circuit layout; multiplying circuits; residue number systems; RNS arithmetic; VLSI layout implementation; area requirements; arithmetic multipliers; delay requirements; large moduli; medium moduli; residue number system; small-size ROMs; Arithmetic; Clocks; Delay; Driver circuits; Energy consumption; Feedback circuits; Logic; Output feedback; Turning; Voltage;
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on