DocumentCode :
1381481
Title :
Gate Leakage Impact on Full Open Defects in Interconnect Lines
Author :
Arumí, Daniel ; Rodríguez-Montañés, Rosa ; Figueras, Joan ; Eichenberger, Stefan ; Hora, Camelia ; Kruseman, Bram
Author_Institution :
Dept. of Electron. Eng., Univ. Politec. de Catalunya, Barcelona, Spain
Volume :
19
Issue :
12
fYear :
2011
Firstpage :
2209
Lastpage :
2220
Abstract :
An Interconnect full open defect breaks the connection between the driver and the gate terminals of downstream transistors, generating a floating line. The behavior of floating lines is known to depend on several factors, namely parasitic capacitances to neighboring structures, transistor capacitances of downstream gate(s) and trapped charges. For nanometer CMOS technologies, the reduction of oxide thickness leads to a significant increase in gate tunneling leakage. This new phenomenon influences the behavior of circuits with interconnect full open defects. Floating lines can no longer be considered electrically isolated and are subjected to transient evolutions, reaching a steady state determined by the technology, downstream interconnect and gate(s) topology. The occurrence of such defects and the impact of gate tunneling leakage are expected to increase in the future. In this work, interconnect full open defects affecting nanometer CMOS technologies are analyzed and the defective logic response of downstream gates after reaching the steady state is predicted. Experimental evidence of this behavior is presented for circuits belonging to a 180 nm and a 65 nm CMOS technologies. Technology trends show that the impact of gate leakage currents is expected to increase in future technologies.
Keywords :
CMOS integrated circuits; integrated circuit interconnections; leakage currents; nanoelectronics; defective logic response; downstream gates; downstream interconnect; downstream transistors; driver terminals; floating line; full open defects; gate leakage currents; gate leakage impact; gate terminals; gate topology; gate tunneling leakage; interconnect lines; nanometer CMOS technologies; neighboring structures; oxide thickness reduction; parasitic capacitances; size 180 nm; size 65 nm; transient evolutions; transistor capacitances; trapped charges; CMOS technology; Integrated circuit interconnections; Leakage current; Steady-state; Tunneling; Gate leakage current; interconnect line; interconnect open; nanometer technology; open defect;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2010.2077315
Filename :
5638632
Link To Document :
بازگشت