DocumentCode :
1383377
Title :
High Speed Architectures for Finding the First two Maximum/Minimum Values
Author :
Amaru, Luca Gaetano ; Martina, Maurizio ; Masera, Guido
Author_Institution :
Dipt. di Elettron., Politec. di Torino, Torino, Italy
Volume :
20
Issue :
12
fYear :
2012
Firstpage :
2342
Lastpage :
2346
Abstract :
High speed architectures for finding the first two maximum/minimum values are of paramount importance in several applications, including iterative (e.g., turbo and low-density-parity-check) decoders. In this brief, stemming from a previous work, based on radix-2 solutions, we propose higher and mixed radix implementations that improve the architecture latency. Post place and route results on a 180-nm CMOS standard cell technology show that the proposed architectures achieve lower latency than radix-2 solutions with a moderate area increase.
Keywords :
CMOS integrated circuits; digital arithmetic; iterative decoding; parity check codes; turbo codes; CMOS standard cell technology; high speed architectures; iterative decoders; maximum/minimum values; radix-2 solutions; Complexity theory; Decoding; Parity check codes; Tree data structures; Turbo codes; Low-density-parity-check (LDPC) decoder; minimum values generator; tree structure approach; turbo decoder;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2174166
Filename :
6087302
Link To Document :
بازگشت