DocumentCode :
1383881
Title :
Evaluation of Cu Contamination at Backside Surface of Thinned Wafer in 3-D Integration by Transient-Capacitance Measurement
Author :
Bea, Jichel ; Lee, Kangwook ; Fukushima, Takafumi ; Tanaka, Tetsu ; Koyanagi, Mitsumasa
Author_Institution :
New Ind. Creation Hatchery Center (NICHe), Tohoku Univ., Sendai, Japan
Volume :
32
Issue :
1
fYear :
2011
Firstpage :
66
Lastpage :
68
Abstract :
The influence of Cu contamination at backside surface of a thinned wafer in three-dimensional LSI was electrically evaluated by capacitance-time (C-t) measurement. A MOS capacitor was fabricated using a thinned wafer of 50-μm thickness. The (C-t) curves of the MOS capacitor were severely degraded even after initial annealing at 300 °C for 5 min. It means that Cu atoms at the back surface reach the Si-SiO2 interface of the front surface, and the generation lifetime is significantly reduced. The quantitative relationship between the generation lifetime and surface concentration of Cu atom was evaluated. The (C-t) measurement is a highly promising method to electrically characterize the influence of Cu contamination on device reliability in fabricated LSI wafers.
Keywords :
MOS capacitors; copper; large scale integration; silicon compounds; wafer-scale integration; 3D LSI; Cu contamination; MOS capacitor; Si-SiO2; generation lifetime; size 50 mum; temperature 300 C; thinned wafer backside surface; time 5 min; transient-capacitance measurement; Annealing; Atomic measurements; Copper; Large scale integration; Pollution measurement; Surface contamination; Capacitance–time $(C$$t)$; Cu diffusion; charge carrier lifetime; three-dimensional (3-D) LSI;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2010.2087004
Filename :
5640641
Link To Document :
بازگشت