DocumentCode :
1384831
Title :
A new snubber circuit for high efficiency and overvoltage limitation in three-level GTO inverters
Author :
Suh, Jae-Hyeong ; Suh, Bum-Seok ; Hyun, Dong-seok
Author_Institution :
Dept. of Electr. Eng., Hanyang Univ., Seoul, South Korea
Volume :
44
Issue :
2
fYear :
1997
fDate :
4/1/1997 12:00:00 AM
Firstpage :
145
Lastpage :
156
Abstract :
A new low-loss snubber circuit including an overvoltage clamping circuit for a three-level gate-turn-off (GTO) inverter is presented. The proposed snubber circuit is effective in restriction of the dv/dt and the overvoltage values across each GTO at turnoff and the snubber loss is less than half that of the conventional RCD snubber circuit. In addition, there is no blocking voltage balancing problem between the inner and outer GTOs that occurs in the case where a conventional RCD snubber circuit is used in three-level inverter topology. Experimental results demonstrate that the proposed snubber circuit is very effective for a large capacity three-level GTO inverter
Keywords :
invertors; overvoltage protection; residual current devices; snubbers; thyristor convertors; RCD snubber circuit; dv/dt restriction; high efficiency; low-loss snubber circuit; overvoltage clamping circuit; overvoltage limitation; snubber circuit; three-level GTO inverters; three-level gate-turn-off inverter; turnoff; Circuit topology; Clamps; Inductors; Power conversion; Pulse inverters; Pulse width modulation inverters; Snubbers; Switching circuits; Thyristors; Voltage control;
fLanguage :
English
Journal_Title :
Industrial Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0046
Type :
jour
DOI :
10.1109/41.564152
Filename :
564152
Link To Document :
بازگشت