DocumentCode :
1385952
Title :
An All-Digital Clock Synchronization Buffer With One Cycle Dynamic Synchronizing
Author :
Cheng, Kuo-Hsing ; Hong, Kai-Wei ; Hsu, Chi-Fa ; Jiang, Bo-Qian
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
Volume :
20
Issue :
10
fYear :
2012
Firstpage :
1818
Lastpage :
1827
Abstract :
This paper proposes an all-digital clock synchronization buffer (CSB) with one-cycle dynamic synchronization. The CSB synchronizes the input and output clocks in three clock cycles but maintains one cycle at fastest operating frequency. The CSB achieves one-cycle dynamic locking and synchronizes the dynamic frequencies with a modified structure. The CSB compensates for dynamic phase error with a modified fine-tuned circuit. The chip is fabricated using a 130-nm standard CMOS process. Its operating frequency range is between 300 MHz and 800 MHz. The power consumption and RMS jitter are 2.4 mW and 2.25 ps at 800 MHz, respectively. The active area of this chip is 0.015 mm2.
Keywords :
CMOS digital integrated circuits; UHF integrated circuits; clocks; synchronisation; CSB; all-digital clock synchronization buffer; clock cycles; dynamic phase error; frequency 300 MHz; frequency 800 MHz; input clocks; modified fine tuned circuit; one cycle dynamic synchronization; one-cycle dynamic locking; one-cycle dynamic synchronization; output clocks; power 2.4 mW; standard CMOS process; time 2.25 ps; Clocks; Delay; Power demand; Synchronization; Tuning; Arbitrary duty cycle; clock synchronization buffer (CSB); fast locking; one cycle dynamic locking; synchronous mirror delay (SMD);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2011.2166092
Filename :
6093716
Link To Document :
بازگشت