DocumentCode :
1386445
Title :
Design of fast high-radix SRT dividers and their VLSI implementation
Author :
Wey, C.-L.
Author_Institution :
Dept. of Electr. & Comput. Eng., Michigan State Univ., East Lansing, MI, USA
Volume :
147
Issue :
4
fYear :
2000
fDate :
7/1/2000 12:00:00 AM
Firstpage :
275
Lastpage :
282
Abstract :
Division accounts for a significant fraction of the total arithmetic operations, and most implementations for the division are based on the SRT algorithm that uses a recurrence producing one quotient digit for each step. The complexity of the quotient-digit selection process can be simplified significantly by using a look-up table, referred to as the quotient-digit selection table (QST). However, the table size of the conventional QST approach increases unmanageably as the radix increases. For fast high-radix applications, the study proposes an alternative approach which determines the quotient digit using two much smaller tables instead of a huge table for the conventional approach. The proposed process is comprised of two major steps: estimation of quotient digit and correction of the estimated quotient digit and updating the partial remainder. Results show that the table size is reduced significantly. Further, an estimation limit is introduced to keep the table size reasonably small when the radix increases. Thus the proposed approach can be well-suited for high-radix implementation
Keywords :
VLSI; computational complexity; digital arithmetic; table lookup; VLSI implementation; complexity; fast high-radix SRT dividers; high-radix implementation; look-up table; quotient digit estimation; quotient-digit selection process; quotient-digit selection table;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:20000543
Filename :
870982
Link To Document :
بازگشت