DocumentCode :
1390625
Title :
FPGA based front-end electronics for a high resolution PET scanner
Author :
Young, John W. ; Moyers, J.C. ; Lenox, Mark
Author_Institution :
CTI PET Syst. Inc., Knoxville, TN, USA
Volume :
47
Issue :
4
fYear :
2000
fDate :
8/1/2000 12:00:00 AM
Firstpage :
1676
Lastpage :
1680
Abstract :
A high resolution PET scanner requiring processing electronics for 936 block technology channels and just under sixty-thousand crystal elements has been developed. With the advances in flexibility, number of gates, lower costs and speed of Field Programmable Gate Arrays (FPGA), an FPGA implementation of the front-end processing electronics was chosen over the traditional discrete logic or Application Specific Integrated Circuit (ASIC). The FPGA architecture reduced the development time and risks compared to a mask-based ASIC architecture while keeping costs and electronics packing density comparable. The extensive use FPGAs enables much faster circuit realization and a very efficient logic utilization by allowing re-configuration of the electronics functionality to support system setup, self-diagnostics, and several calibration modes for detector setup. Logic realized within the FPGAs performs the crystal selection, energy qualification, time correction, depth of interaction determination, and event counting functions. Since the FPGAs are in-circuit re-configurable (ICR), the functionality of the electronics is easily modified to support the different modes of operation. Thus the development time is reduced as well as the amount of electronics required, saving board area, power consumption and costs
Keywords :
biomedical electronics; calibration; field programmable gate arrays; image resolution; positron emission tomography; FPGA based front-end electronics; calibration modes; circuit realization; crystal elements; crystal selection; depth of interaction determination; electronics functionality; electronics packing density; energy qualification; event counting functions; high resolution PET scanner; logic utilization; mask-based ASIC architecture; power consumption; processing electronics; self-diagnostics; system setup; time correction; Application specific integrated circuits; Calibration; Costs; Detectors; Field programmable gate arrays; Integrated circuit technology; Logic circuits; Positron emission tomography; Programmable logic arrays; Qualifications;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/23.873034
Filename :
873034
Link To Document :
بازگشت