DocumentCode :
1393053
Title :
Specification-driven test generation for analog circuits
Author :
Variyam, Pramodchandran N. ; Chatterjee, Abhijit
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
Volume :
19
Issue :
10
fYear :
2000
fDate :
10/1/2000 12:00:00 AM
Firstpage :
1189
Lastpage :
1201
Abstract :
In this paper, a new methodology for generating transient tests to detect faults in analog circuits is presented. Relationship between circuit functionalities and physical failures is exploited to derive these tests. These fast transient tests can be used for implicitly verifying the circuit specifications. A fast fault simulation algorithm for linear analog circuits based on state-space representation and adjoint network method is also presented. This fault simulation algorithm is used for generating transient test for linear analog circuits. For nonlinear circuits, an existing circuit simulator is used for test generation. The generated tests are evaluated and found to give low misclassification rates for a large class of analog circuits
Keywords :
analogue integrated circuits; circuit simulation; fault diagnosis; fault simulation; integrated circuit testing; state-space methods; transients; adjoint network method; analog circuits; circuit functionalities; circuit simulator; fast transient tests; fault detection; fault simulation algorithm; misclassification rates; physical failures; specification-driven test generation; state-space representation; test generation; transient tests; Analog circuits; Circuit faults; Circuit simulation; Circuit testing; Costs; Electrical fault detection; Fault detection; Manufacturing; Production; Signal processing algorithms;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.875320
Filename :
875320
Link To Document :
بازگشت