DocumentCode :
1393220
Title :
A New Algorithm for Simultaneous Gate Sizing and Threshold Voltage Assignment
Author :
Liu, Yifang ; Hu, Jiang
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas A&M Univ., College Station, TX, USA
Volume :
29
Issue :
2
fYear :
2010
Firstpage :
223
Lastpage :
234
Abstract :
Gate sizing and threshold voltage (Vt) assignment are popular techniques for circuit timing and power optimization. Existing methods, by and large, are either sensitivity-driven heuristics or based on discretizing continuous optimization solutions. Sensitivity-driven heuristics are easily trapped in local optima and the discretization may be subject to remarkable errors. In this paper, we propose a systematic combinatorial approach for simultaneous gate sizing and Vt assignment. The core idea of this approach is joint relaxation and restriction, which employs consistency relaxation and coupled bi-directional solution search. The process of joint relaxation and restriction is conducted iteratively to systematically improve solutions. Our algorithm is compared with a state-of-the-art previous work on benchmark circuits. The results from our algorithm can lead to about 22% less power dissipation subject to the same timing constraints.
Keywords :
circuit optimisation; integrated circuit design; timing; circuit timing; gate sizing; power optimization; sensitivity-driven heuristics; threshold voltage assignment; Circuits; Delay estimation; Dynamic programming; Iterative algorithms; Linear programming; Optimization methods; Power dissipation; Table lookup; Threshold voltage; Timing; Algorithms; circuit optimization;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2009.2035575
Filename :
5395732
Link To Document :
بازگشت