DocumentCode :
1393268
Title :
Using Launch-on-Capture for Testing BIST Designs Containing Synchronous and Asynchronous Clock Domains
Author :
Wang, Laung-Terng ; Wen, Xiaoqing ; Wu, Shianling ; Furukawa, Hiroshi ; Chao, Hao-Jan ; Sheu, Boryau ; Guo, Jianghao ; Jone, Wen-Ben
Author_Institution :
SynTest Technol., Inc., Sunnyvale, CA, USA
Volume :
29
Issue :
2
fYear :
2010
Firstpage :
299
Lastpage :
312
Abstract :
This paper presents a new at-speed logic built-in self-test (BIST) architecture supporting two launch-on-capture schemes, namely aligned double-capture and staggered double-capture, for testing multi-frequency synchronous and asynchronous clock domains in a scan-based BIST design. The proposed architecture also includes BIST debug and diagnosis circuitry to help locate BIST failures. The aligned scheme detects and allows diagnosis of structural and delay faults among all synchronous clock domains, whereas the staggered scheme detects and allows diagnosis of structural and delay faults among all asynchronous clock domains. Both schemes solve the long-standing problem of using the conventional one-hot scheme, which requires testing each clock domain one at a time, or the simultaneous scheme, which requires adding isolation logic to normal functional paths across interacting clock domains. Physical implementation is easily achieved by the proposed solution due to the use of a slow-speed, global scan enable signal and reduced timing-critical design requirements. Application results for industrial designs demonstrate the effectiveness of the proposed architecture.
Keywords :
built-in self test; clocks; delays; design for testability; fault location; integrated circuit design; integrated circuit testing; logic testing; synchronisation; BIST debug; BIST design testing; BIST failure location; DFT; aligned double-capture method; asynchronous clock domain; at-speed logic built-in self-test architecture; delay faults; diagnosis circuitry; industrial design; launch-on-capture method; logic BIST; multifrequency synchronous clock domain; scan-based BIST design; slow-speed global scan enable signal; staggered double-capture method; structural faults; timing-critical design; Built-in self-test; Circuit faults; Circuit testing; Clocks; Delay; Electrical fault detection; Fault detection; Fault diagnosis; Logic design; Logic testing; Aligned double-capture; at-speed self-test; double-capture; launch-on-capture; logic BIST; staggered double-capture;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2009.2035483
Filename :
5395739
Link To Document :
بازگشت