DocumentCode :
1393310
Title :
A Routing Approach to Reduce Glitches in Low Power FPGAs
Author :
Dinh, Quang ; Chen, Deming ; Wong, Martin D F
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
Volume :
29
Issue :
2
fYear :
2010
Firstpage :
235
Lastpage :
240
Abstract :
This paper presents a novel approach to reduce dynamic power in field-programmable gate arrays (FPGAs) by reducing glitches during routing. It finds alternative routes for early-arriving signals so that signal arrival times at look-up tables are aligned. We developed an efficient algorithm to find routes with target delays and then built a glitch-aware router aiming at reducing dynamic power. To the best of our knowledge, this is the first glitch-aware routing algorithm for FPGAs. Experiments show that an average of 27% reduction in glitch power is achieved, which translates into an 11% reduction in dynamic power, compared to the glitch-unaware versatile place and route´s router.
Keywords :
field programmable gate arrays; low-power electronics; network routing; early-arriving signals; field-programmable gate arrays; glitch reduction; glitch-aware router; look-up tables; low power FPGA; signal arrival times; Clocks; Delay; Field programmable gate arrays; Frequency; Logic functions; Power generation; Routing; Signal generators; Table lookup; Voltage; FPGA; glitch reduction; low power; path balancing; routing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2009.2035564
Filename :
5395747
Link To Document :
بازگشت