DocumentCode :
1393866
Title :
High-Performance Robust Latches
Author :
Omaña, Martin ; Rossi, Daniele ; Metra, Cecilia
Author_Institution :
DEIS, Univ. of Bologna, Bologna, Italy
Volume :
59
Issue :
11
fYear :
2010
Firstpage :
1455
Lastpage :
1465
Abstract :
First, a new high-performance robust latch (referred to as HiPeR latch) is presented that is insensitive to transient faults affecting its internal and output nodes by design, independently of the size of its transistors. Then, a modified version of the HiPeR latch (referred as HiPeR-CG) is proposed that is suitable to be used together with clock gating. Both proposed latches are faster than the latches most recently presented in the literature, while providing better or comparable robustness to transient faults, at comparable or lower costs in terms of area and power, respectively. Therefore, thanks to the good trade-offs in terms of performance, robustness, and cost, our proposed latches are particularly suitable to be adopted on critical paths.
Keywords :
fault tolerant computing; flip-flops; HiPeR-CG latch; clock gating; high-performance robust latch; transient faults; transistors; Capacitance; Circuit faults; Costs; Error correction codes; Latches; Logic; Neutrons; Robustness; Space technology; Voltage; Transient faults; hardened latch; robust design.; soft errors; static latch;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2010.24
Filename :
5396333
Link To Document :
بازگشت