DocumentCode :
1393899
Title :
Minimum area layout of series-parallel transistor networks is NP-hard
Author :
Chakravarty, S. ; He, Xin ; Ravi, S.S.
Author_Institution :
Dept. of Comput. Sci., State Univ. of New York, Buffalo, NY, USA
Volume :
10
Issue :
7
fYear :
1991
fDate :
7/1/1991 12:00:00 AM
Firstpage :
943
Lastpage :
949
Abstract :
Functional cells are a physical realization of complex MOS gates. Efficient algorithms for minimizing the width of a functional cell are known. Every solution to the width minimization problem leads to a cell of a certain height. It is shown that, even for functional cells of complex MOS gates represented by series-parallel transistor networks, the problem of finding a solution of minimum width that also minimizes the height is NP-hard
Keywords :
MOS integrated circuits; circuit layout CAD; graph theory; integrated logic circuits; logic CAD; minimisation; MOS gates; NP-hard; functional cells; minimum area layout; series-parallel transistor networks; width minimization; Computer science; Helium; Integrated circuit interconnections; MOS devices; MOSFETs; Merging; Minimization; Switches; Voltage; Wires;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.87604
Filename :
87604
Link To Document :
بازگشت