Title :
A 1.5 Gb/s link interface chipset for computer data transmission
Author :
Walker, Richard C. ; Hornak, Thomas ; Yen, Chu-Sun ; Doernberg, J. ; Springer, Kent H.
Author_Institution :
Hewlett-Packard Lab., Palo Alto, CA, USA
fDate :
6/1/1991 12:00:00 AM
Abstract :
The authors designed a set of four ICs to provide encoding, multiplexing, clock extraction/demultiplexing, and decoding for gigabit-rate serial data transmission. These chips form a high bandwidth data link for point-to-point communication. A new line code is implemented that provides DC balance, efficient encoding, framing, and simple clock extraction. Embedded in the code is a fixed transition used by the phase/frequency locked loop (PLL) for simple clock extraction and frame synchronization. Unlike other links, this PLL requires no trimming for data retiming, either in production or later. An on-chip voltage-controlled oscillator (VCO) with a tuning range of 1.1-1.6 GHz is available for use with the PLL. With this chip set the authors demonstrated a transmission rate of 16 bits in parallel at 75 MHz or, with encoding overhead, a serial rate of 1.5 Gb/s
Keywords :
monolithic integrated circuits; multiplexing equipment; optical communication equipment; phase-locked loops; variable-frequency oscillators; 1.5 Gbit/s; PLL; clock extraction; computer data transmission; decoding; encoding; frame synchronization; line code; monolithic IC; multiplexing; on-chip voltage-controlled oscillator; Bandwidth; Clocks; Computer interfaces; Data communication; Data mining; Decoding; Demultiplexing; Encoding; Phase locked loops; Voltage-controlled oscillators;
Journal_Title :
Selected Areas in Communications, IEEE Journal on