Title :
The ATM layer chip: an ASIC for B-ISDN applications
Author :
Johnston, Cesar A. ; Chao, H. Jonathan
Author_Institution :
Bellcore, Morristown, NJ, USA
fDate :
6/1/1991 12:00:00 AM
Abstract :
The authors describe the architecture of an experimental research prototype application specific integrated circuit (ASIC) designed to serve as a generic building block of the future broadband integrated services digital network (B-ISDN). The chip performs common asynchronous transfer mode (ATM) layer functions such as cell assembly and cell disassembly. A new media access control (MAC) protocol developed for a broadband customer premises network is also integrated in the chip. The chip interfaces to the B-ISDN through a synchronous optical network (SONET) synchronous transmission signal-3c (STS-3c) framer chip. The ATM layer chip has been designed using 1.2 μm CMOS technology with a die area of 5.4×5.4 mm2 and approximately 27000 transistors. Experimental results are described. At the user network interface, the chip can be used to implement broadband terminal adaptors and the network termination. At the broadband local exchange, the chip can be used in the implementation of ATM statistical multiplexers, ATM switch port controllers, etc
Keywords :
ISDN; application specific integrated circuits; broadband networks; multiplexing equipment; optical communication equipment; packet switching; 1.2 micron; ASIC; ATM layer chip; ATM statistical multiplexers; ATM switch port controllers; B-ISDN; CMOS technology; MAC protocol; SONET; STS-3C framer chip; application specific integrated circuit; asynchronous transfer mode; broadband integrated services digital network; cell assembly; cell disassembly; media access control; synchronous optical network; user network interface; Application specific integrated circuits; Assembly; Asynchronous transfer mode; B-ISDN; CMOS technology; Media Access Protocol; Network interfaces; Prototypes; SONET; Switches;
Journal_Title :
Selected Areas in Communications, IEEE Journal on