DocumentCode :
1395387
Title :
NROM: A novel localized trapping, 2-bit nonvolatile memory cell
Author :
Eitan, B. ; Pavan, P. ; Bloom, I. ; Aloni, E. ; Frommer, A. ; Finzi, D.
Author_Institution :
Saifun Semicond., Netanya, Israel
Volume :
21
Issue :
11
fYear :
2000
Firstpage :
543
Lastpage :
545
Abstract :
This paper presents a novel flash memory cell based on localized charge trapping in a dielectric layer and on a new read operation. It is based on the storage of a nominal /spl sim/400 electrons above a n/sup +//p junction. Programming is performed by channel hot electron injection and erase by tunneling enhanced hot hole injection. The new read methodology is very sensitive to the location of trapped charge above the source. This single device cell has a two physical bit storage capability. The cell shows improved erase performances, no over erase and erratic bit issues, very good retention at 250/spl deg/C, and endurance up to 1M cycles. Only four masks are added to a standard CMOS process to implement a virtual ground array. In a typical 0.35 μm process, the area of a bit is 0.315 μm2 and 0.188 μm2 in 0.25 μm technology. All these features and the small cell size compared to any other flash cell make this device a very attractive solution for all NVM applications.
Keywords :
CMOS memory circuits; charge injection; flash memories; integrated circuit reliability; read-only storage; 0.25 mum; 0.35 mum; 250 C; CMOS process; NROM; bit area; channel hot electron injection; dielectric layer; electron storage; endurance; erase performance; flash memory cell; localized charge trapping; localized trapping 2-bit nonvolatile memory cell; n/sup +//p junction; programming; read operation; reliability; retention; scaling; single device; trapped charge location; tunneling enhanced hot hole injection; two physical bit storage capability; virtual ground array; CMOS process; Channel hot electron injection; Dielectric materials; Electron traps; Fabrication; Flash memory cells; Hot carriers; Material storage; Nonvolatile memory; Tunneling;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.877205
Filename :
877205
Link To Document :
بازگشت