DocumentCode :
1395787
Title :
Improved two-step clock-feedthrough compensation technique for switched-current circuits
Author :
Helfenstein, Markus ; Moschytz, George S.
Author_Institution :
Inst. for Signal & Inf. Process., Swiss Federal Inst. of Technol., Zurich, Switzerland
Volume :
45
Issue :
6
fYear :
1998
fDate :
6/1/1998 12:00:00 AM
Firstpage :
739
Lastpage :
743
Abstract :
A new clock-feedthrough compensation scheme for switched-current circuits is proposed. The scheme is especially suited for the design of delay lines for high-frequency operation. The circuit operates by using an improved two-step technique, in which the input is sampled in a parallel combination of a coarse and a fine memory transistor. Since both transistors are of the same type, large switching transients compared to the conventional S2I scheme can be avoided. Using the proposed circuit, the coarse memory has considerably more time to settle. Compared to the simple cell, the circuit solution requires only one extra switch and one additional clock phase
Keywords :
circuit noise; compensation; delay lines; network analysis; sampled data circuits; switched current circuits; SI circuits; delay lines; high-frequency operation; switched-current circuits; two-step clock-feedthrough compensation; Capacitance; Clocks; Coupling circuits; Delay lines; MOS capacitors; MOSFETs; Sampled data circuits; Switches; Switching circuits; Threshold voltage;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.686693
Filename :
686693
Link To Document :
بازگشت