Title :
Design Methodology for Voltage-Overscaled Ultra-Low-Power Systems
Author :
Dongsuk Jeon ; Mingoo Seok ; Zhengya Zhang ; Blaauw, D. ; Sylvester, Dennis
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of Michigan, Ann Arbor, MI, USA
Abstract :
This paper proposes a design methodology for voltage overscaling (VOS) of ultra-low-power systems. This paper first proposes a probabilistic model of the timing error rate for basic arithmetic units and validates it using both simulations and silicon measurements of multipliers in 65-nm CMOS. The model is then applied to a modified K-best decoder that employs error tolerance to reveal the potential of the framework. With simple modifications and timing error detection-only circuitry, the conventional K-best decoder improves its error tolerance in child node expansion modules by up to 30% with less than 0.4-dB SNR degradation. With this error tolerance, the supply voltage can be overscaled by 12.1%, leading to 22.5% energy savings.
Keywords :
CMOS integrated circuits; decoding; digital arithmetic; digital signal processing chips; low-power electronics; multiplying circuits; power electronics; probability; silicon; CMOS; DSP system; K-best decoder; arithmetic unit; child node expansion module; design methodology; energy saving; error tolerance; multiplier; probabilistic model; silicon measurement; size 65 nm; timing error detection-only circuitry; timing error rate; voltage overscaling; voltage-overscaled ultra-low-power system; Decoding; Delays; Error analysis; Integrated circuit modeling; Low power electronics; Low voltage; Pipeline processing; Error-tolerant system; K-best decoder; low-power circuit design; voltage overscaling;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2012.2231036