DocumentCode :
1399184
Title :
Nanosecond Delay Floating High Voltage Level Shifters in a 0.35 \\mu m HV-CMOS Technology
Author :
Moghe, Yashodhan ; Lehmann, Torsten ; Piessens, Tim
Author_Institution :
Silanna Group, Sydney, NSW, Australia
Volume :
46
Issue :
2
fYear :
2011
Firstpage :
485
Lastpage :
497
Abstract :
We present novel circuits for high-voltage digital level shifting with zero static power consumption. The conventional topology is analysed, showing the strong dependence of speed and dynamic power on circuit area. Novel techniques are shown to circumvent this and speed up the operation of the conventional level-shifter architecture by a factor of 5-10 typically and 30-190 in the worst case. In addition, these circuits use 50% less silicon area and exhibit a factor of 20-80 lower dynamic power consumption typically. Design guidelines and equations are given to make the design robust over process corners, ensuring good production yield. The circuits were fabricated in a 0.35 high-voltage CMOS process and verified. Due to power and IO speed limitation on the test chip, a special ring oscillator and divider structure was used to measure inherent circuit speed.
Keywords :
CMOS integrated circuits; network synthesis; network topology; oscillators; velocity measurement; HV-CMOS technology; design guidelines; divider structure; high voltage level shifter; high-voltage digital level shifting; inherent circuit speed measurement; level-shifter architecture; nanosecond delay floating shifter; ring oscillator; size 0.35 mum; topology analysis; zero static power consumption; CMOS; DMOS; HV; HV CMOS; HV-CMOS; HVCMOS; fast; floating; high speed; high voltage; high-speed; high-voltage; level shifter; level-shifter; low power; low-power; reduced area; ultra fast; ultra-fast;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2010.2091322
Filename :
5661865
Link To Document :
بازگشت